ASIC Digital Design, Manager
CoWare
Synopsys is at the heart of all the advanced silicon design, we supply the essential tools and intellectual properties to enable semiconductor design, verification, and production. We’re powering all state-of-the-art design market with the world’s most advanced technologies for chip design and software security.
DDR PHY IP is a staple of the mixed-signal IP market, and Synopsys is the leading provider of DDR PHY IP products. All current and next-generation technologies are being developed by the DDR PHY IP team, both digital and analog components, complement each other in creating a high-performance, high-bandwidth, low-latency and low-power products.
We are looking for ASIC Digital Design Manager to join Synopsys DDR PHY IP team to lead innovation and development of the world-class market-leading DesignWare DDR PHY IP solution.
Job DescriptionBe part of a global diverse team that pushes boundaries on DDR PHY IP development and solutionYour passion and expertise will shape the next generation of product innovation, performance, and efficiencyIn this role, you will contribute to all phases of designs of DDR PHY IP from design specification to productization, including certain level of customer support into their SoCsYou will manage a team of design engineers and work with Architect, Verification, Physical implementation, and Firmware teams You will lead the team to deliver the design and achieve the best timing, performance, and power goals
Required SkillsBS/MS in Electrical Engineering with at least 6 years of experience in complex technical development 2 years of experience in people management, developing employeesExperience with synthesizable Verilog and System Verilog design concepts and implementationExperience with front-end design flows including linting, synthesis, STA, cross-domain clocking, DFT, and power optimization techniquesExhibit excellent communication skills and be self-motivatedUnderstanding of DDR memory and DDRPHY architecture is a plus
DDR PHY IP is a staple of the mixed-signal IP market, and Synopsys is the leading provider of DDR PHY IP products. All current and next-generation technologies are being developed by the DDR PHY IP team, both digital and analog components, complement each other in creating a high-performance, high-bandwidth, low-latency and low-power products.
We are looking for ASIC Digital Design Manager to join Synopsys DDR PHY IP team to lead innovation and development of the world-class market-leading DesignWare DDR PHY IP solution.
Job DescriptionBe part of a global diverse team that pushes boundaries on DDR PHY IP development and solutionYour passion and expertise will shape the next generation of product innovation, performance, and efficiencyIn this role, you will contribute to all phases of designs of DDR PHY IP from design specification to productization, including certain level of customer support into their SoCsYou will manage a team of design engineers and work with Architect, Verification, Physical implementation, and Firmware teams You will lead the team to deliver the design and achieve the best timing, performance, and power goals
Required SkillsBS/MS in Electrical Engineering with at least 6 years of experience in complex technical development 2 years of experience in people management, developing employeesExperience with synthesizable Verilog and System Verilog design concepts and implementationExperience with front-end design flows including linting, synthesis, STA, cross-domain clocking, DFT, and power optimization techniquesExhibit excellent communication skills and be self-motivatedUnderstanding of DDR memory and DDRPHY architecture is a plus
Confirm your E-mail: Send Email
All Jobs from CoWare