ASIC Digital Design, Principal Engineer
CoWare
Our Silicon Design & Verification business is all about building high-performance silicon chips—faster. We’re the world’s leading provider of solutions for designing and verifying advanced silicon chips. And we design the next-generation processes and models needed to manufacture those chips. We enable our customers to optimize chips for power, cost, and performance—eliminating months off their project schedules.
At Synopsys, we’re at the heart of the innovations that change the way we work and play. Self-driving cars. Artificial Intelligence. The cloud. 5G. The Internet of Things. These breakthroughs are ushering in the Era of Smart Everything. And we’re powering it all with the world’s most advanced technologies for chip design and software security. If you share our passion for innovation, we want to meet you.
ASIC Design Verification Engineer, Principal
Our DDR PHY IP team is Hiring a Principal Digital ASIC Verification Engineer.
In this role you will be responsible for developing test benches and verifying integrated IP Subsystems for our global customers. You will triage issues by working independently with architects and RTL designers while providing technical leadership on verification for initial specification to tape out.
Qualifications:
BSEE in EE with 12+ years of relevant experience or MSEE with 10+ years of relevant experienceExperience in ASIC Verification at the SOC level and block levelExceptional Verilog, System Verilog, Perl/Python scripting, Makefile skillsProficiency in UVM verification environment Experience with industry tools and ability to optimize processes for verificationSolid Debugging skills and ability to root cause issues Demonstrates good communication, problem-solving skills and can work independentlyVerification experience in DDR PHY, memory subsystem is a plus
Synopsys Canada ULC values the diversity of our workforce. We are committed to provide access & opportunity to individuals with disabilities and will provide reasonable accommodation to individuals throughout the recruitment and employment process. Should you require an accommodation, please contact hr-help-canada@synopsys.com.
At Synopsys, we’re at the heart of the innovations that change the way we work and play. Self-driving cars. Artificial Intelligence. The cloud. 5G. The Internet of Things. These breakthroughs are ushering in the Era of Smart Everything. And we’re powering it all with the world’s most advanced technologies for chip design and software security. If you share our passion for innovation, we want to meet you.
ASIC Design Verification Engineer, Principal
Our DDR PHY IP team is Hiring a Principal Digital ASIC Verification Engineer.
In this role you will be responsible for developing test benches and verifying integrated IP Subsystems for our global customers. You will triage issues by working independently with architects and RTL designers while providing technical leadership on verification for initial specification to tape out.
Qualifications:
BSEE in EE with 12+ years of relevant experience or MSEE with 10+ years of relevant experienceExperience in ASIC Verification at the SOC level and block levelExceptional Verilog, System Verilog, Perl/Python scripting, Makefile skillsProficiency in UVM verification environment Experience with industry tools and ability to optimize processes for verificationSolid Debugging skills and ability to root cause issues Demonstrates good communication, problem-solving skills and can work independentlyVerification experience in DDR PHY, memory subsystem is a plus
Synopsys Canada ULC values the diversity of our workforce. We are committed to provide access & opportunity to individuals with disabilities and will provide reasonable accommodation to individuals throughout the recruitment and employment process. Should you require an accommodation, please contact hr-help-canada@synopsys.com.
Confirm your E-mail: Send Email
All Jobs from CoWare