Austin, Texas, USA
12 days ago
CPU Design Timing Engineer
SummaryPosted: Oct 9, 2024Role Number:200572535Imagine what you could do here! At Apple, new ideas have a way of becoming extraordinary products, services and customer experiences very quickly. Bring passion and dedication to your job and there's no telling what you could accomplish. Dynamic, hardworking people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products. The same real passion for innovation that goes into our products also applies to our practices strengthening our commitment to leave the world better than we found it. Join us to help deliver the next groundbreaking Apple product! In this role, you will be responsible for all aspects of timing including working with the implementation and RTL teams on timing changes, helping with constructing and modify timing flows, timing analysis, and timing closure.DescriptionDescriptionAs a CPU Design Timing Engineer, you will be responsible for the timing closure of the project. Responsibilities include but are not limited to: • Working with the CAD team to develop the timing flow that will be used on the project including scripting to improve analysis flows and engineer efficiency • Working extensively with CPU micro-architects and implementation engineers to drive timing closure for the CPUMinimum QualificationsMinimum QualificationsMinimum BS and 3+ years of relevant industry experienceSTA/physical design knowledge of device physicsExperience with cross talk, noise, OCV or uncertaintyKnowledge of static timing tools and flowsKey QualificationsKey QualificationsPreferred QualificationsPreferred QualificationsThe ideal candidate will have implementation experience on high performance CPU designs including at least one project that includes ownership of timing analysisPrior experience owning the timing flow on a major CPU or similar projectWorking knowledge of CPU microarchitecture including common critical loops for timing and understanding of low power microarchitecture and implementation techniques for CPUsGood understanding of physical design tools and methodology including but not limited to physically aware synthesis and place & route tools and flows, extraction, and other analysis flows, and physical design verification (LEC, DVS, etc.)Education & ExperienceEducation & ExperienceAdditional RequirementsAdditional RequirementsMore

Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant.

Confirm your E-mail: Send Email