Austin, TX, 78703, USA
4 days ago
Design Verification Engineer
**Summary:** As a Design Verification Engineer at Meta Reality Labs, you will work with a world-class group of researchers and engineers, and use your digital design, physical design, and verification skills to integrate state of the art machine learning accelerators into custom SOCs, and contribute to power and performance optimization through power aware simulations, gate level simulations and performance simulations. You will work closely with SOC vendors, Validation teams, ML researchers, architects and designers in creating functional and physical integration requirements and test cases for multiple state of the art SOCs. **Required Skills:** Design Verification Engineer Responsibilities: 1. Work with researchers and architects defining power and performance targets, and supporting power states and verification methodologies for the ML accelerator. 2. Define and track detailed internal integration test plans for top-level design components, and SOC vendor test plans and use case testing. 3. Drive gate-level simulation health for internal netlists and SOC vendor netlists. 4. Implement scalable power aware simulation and gate level simulation infrastructure leveraging test benches in System Verilog. 5. Keep track of power state coverage metrics and bugs encountered and fixed. 6. Support post silicon bringup and debug activities. 7. Collaborate with cross-functional teams such as Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality. 8. Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry. **Minimum Qualifications:** Minimum Qualifications: 9. Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience. 10. 10+ years of experience in SystemVerilog/UVM methodology and/or C/C++ based verification. 11. 10+ years experience in IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies. 12. Experience in EDA tools and Python scripting used to build tools and flows for verification environments. 13. Experience in one or more of the following areas along with functional verification - SV Assertions, Formal, Emulation. 14. Track record of 'first-pass success' in ASIC development cycles. **Preferred Qualifications:** Preferred Qualifications: 15. Masters in Electrical Engineering or Computer Science. 16. Experience in development of UVM based verification environments from scratch. 17. Experience with low power design. 18. Experience working with vendor, SOC teams and Validation teams. 19. Experience mentoring other design verification engineers. **Public Compensation:** $173,000/year to $249,000/year + bonus + equity + benefits **Industry:** Internet **Equal Opportunity:** Meta is proud to be an Equal Employment Opportunity and Affirmative Action employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, or related medical conditions), sexual orientation, gender, gender identity, gender expression, transgender status, sexual stereotypes, age, status as a protected veteran, status as an individual with a disability, or other applicable legally protected characteristics. We also consider qualified applicants with criminal histories, consistent with applicable federal, state and local law. Meta participates in the E-Verify program in certain locations, as required by law. Please note that Meta may leverage artificial intelligence and machine learning technologies in connection with applications for employment. Meta is committed to providing reasonable accommodations for candidates with disabilities in our recruiting process. If you need any assistance or accommodations due to a disability, please let us know at accommodations-ext@fb.com.
Confirm your E-mail: Send Email