Tlaquepaque, Jalisco
16 days ago
DRAM Design Senior Layout Engineer

Our vision is to transform how the world uses information to enrich life for all.

Micron Technology is a world leader in innovating memory and storage solutions that accelerate the transformation of information into intelligence, inspiring the world to learn, communicate and advance faster than ever.

For more than 43 years, Micron Technology, Inc. has redefined innovation with the world’s most advanced memory and semiconductor technologies. We’re an international team of visionaries and scientists, developing groundbreaking technologies that are transforming how the world uses information to enrich life. 

 
As an Analog Verification Lead Engineer at Micron Technology, Inc., you will be responsible for leading a team to develop groundbreaking analog verification solutions and drive the adoption of new analog verification methodologies across the various DRAM verification project teams. 

 
Our team vision is a continuing desire to develop your skills working in an inclusive diverse environment of multicultural Teams across worldwide geographies! Enabling the creative career path you deserve with a collaborative environment and groundbreaking technology and growing upon your imagination and creativity. 

 
(Disclaimer): While you may not exhibit all of the characteristics/skills listed below today, we are highly interested in a teammate motivated to grow in both technical and managerial breadth. Suppose you are open to learning, we are determined to help build upon your existing foundation, while rapidly growing your individual, managerial and collaborative skills in this exciting and outstanding opportunity.

We are looking for IP layout engineer in our DRAM and Emerging memory Group (DEG) at Micron Technology, Inc., As a IP layout engineer , you will be working with an exceptionally talented, passionate core team collaborating with peer teams crossing Micron global footprint, in a multiple projects-based environment.

Role and Responsibilities

Responsible for Design and development of IP layouts used in DRAM chips.Perform layout verification like LVS/DRC/EM, quality check and documentation.Responsible for on-time delivery of block-level layouts with acceptable quality.Demonstrate leadership Skill in planning, area/time estimation, scheduling, delegation and execution to meet project schedule/milestones in multiple project environment.Guide and lead junior team-members in their execution of Sub block-level layouts & review their work.Contribute to effective project-management.Plan and document your layout, presenting material for global teams to review  Optimally connect with engineering teams in India, Japan the US, and other global teams to ensure the success of the layout project.

Qualification/Requirements

Must have 5+ years of experience in layout designs in advanced CMOS process.Should be able to perform IP layout development and physical verification activities for complex designs as per provided specifications.Should have expertise in layout area and routing optimization, design rules, yield and reliability issues.Good understanding of layout fundamentals i.e. Electro-migration, Latch-up, coupling, crosstalk, IR-drop, parasitic analysis, matching, shielding, etc.Should have adequate knowledge of schematics, interface with circuit designer and CAD team.Understanding layout effects on the circuit such as speed, capacitance, power and area etc.,Excellent in problem-solving skills in solving area, power, performance and physical verification of custom layout.Experience with Cadence tools including Virtuoso schematic editor Virtuoso layout L, XL & Verification tools like Mentor Calibre- Proficient in Device Matching, Parasitic Analysis, Electron Migration, and Isolation Techniques.Should have leadership qualities and able to do multi-tasking as required.Should be able to work in a team environment and able to guide and provide technical support to the fellow team members.Self-motivated, hardworking, goal-oriented and excellent verbal and written communication skills.Knowledge of Skill coding and layout automation is a plus.

Education

BE/BTech or MTech in Electronic/VLSI Engineering or equivalent; we will also consider exceptionally talented Diploma holders in electronic or VLSI engineering.

We are an industry leader in innovative memory and storage solutions transforming how the world uses information to enrich life for all. With a relentless focus on our customers, technology leadership, and manufacturing and operational excellence, Micron delivers a rich portfolio of high-performance DRAM, NAND, and NOR memory and storage products through our Micron® and Crucial® brands. Every day, the innovations that our people create fuel the data economy, enabling advances in artificial intelligence and 5G applications that unleash opportunities — from the data center to the intelligent edge and across the client and mobile user experience.

To learn more, please visit micron.com/careers All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, veteran or disability status. To request assistance with the application process and/or for reasonable accommodations, please contact hrsupport_na@micron.com

Micron Prohibits the use of child labor and complies with all applicable laws, rules, regulations, and other international and industry labor standards.

Micron does not charge candidates any recruitment fees or unlawfully collect any other payment from candidates as consideration for their employment with Micron.

Confirm your E-mail: Send Email