Bengaluru, Karnataka, India
11 days ago
Principal Engineer, ASIC Development Engineering

Company Description

The future. It’s on you. You & Western Digital.


We’ve been storing the world’s data for more than 50 years. Once, it was the most important thing we could do for data. Now we’re helping the world capture, preserve, access and transform data in a way only we can.

The most game-changing companies, consumers, professionals, and governments come to us for the technologies and solutions they need to capture, preserve, access, and transform their data.

But we can’t do it alone. Today’s exceptional data challenges require your exceptional skills. It’s You & Us. Together, we’re the next big thing in data. 
 
Western Digital® data-centric solutions are found under the G-Technology™, HGST, SanDisk®, Tegile™, Upthere™, and WD® brands.

Job Description

The SoC Development team is seeking highly motivated engineers to join a team of experienced engineers working on the development of controller SoCs.

As a Verification Engineer in SoC Development Team, you will develop test-plans and tests for use in testing complex System On Chip (SoC) ASIC’s.  Your work will enable industry-leading data storage control SoC’s that get deployed into high volume consumer and enterprise products.

The growing diversity of data creates an exponential number of new possibilities – for the world, our company and you. You’ll be part of a team driving the innovations necessary to outpace new demands and challenges everywhere data lives, from sensors to mobile devices to the cloud. We’ve only started to scratch the surface of what data can do. You can help unlock its full potential.

 

Essential Duties and Responsibilities:

Responsible for driving verification strategy, creating Test Plans, and developing Test Benches for SoC.Collaborate with architects, designers,  pre-and post-silicon verification teams to develop test plansResponsible to develop C-based tests on SoC. Processor knowledge is a plus.Define and meet all functional coverage goalsRun and debug gate-level simulationsUnderstanding and generation of functional patterns for ATE

Qualifications

Required:

BE or MS degree in Electrical Engineering or Computer Engineering, with 9 to 13 years of experienceDeep understanding of C, System Verilog UVM and coverage driven verification methodologyHistory of building and improving UVM based verification methodology

Skills:

Develop and execute verification plansProficiency with C, Verilog & System Verilog and verificationExperience in implementing advanced test benches, verification models, scoreboards/checkers.Knowledge in bus protocols - APB, AHB, AXI, and bus interconnectsGood Programming/Scripting skills with languages such as Python, Perl, TCL, and BASHExperience with test plan creation and test-bench developmentExperience with test development and test coverage assessmentExcellent debugging and problem-solving skillKnowledge in various interfaces –   PCIe, DP, UART, I2C, I2S, SPI, USB, SDCreate and modify SoC-level, and sub-system level test benches.Experience in setting up and running gate-level simulationsGate Level / Power-Aware simulationsGreat written and verbal communication skillsInterest in ASICs, SoCs, hard disk drives, flash memory, semiconductor componentsStrong team player who can collaborate with colleagues

Additional Information

Because Western Digital thrives on the power of diversity and is committed to an inclusive environment where every individual can thrive through a sense of belonging, respect, and contribution, we are committed to giving every qualified applicant and employee an equal opportunity.  Western Digital does not discriminate against any applicant or employee based on their protected class status and complies with all federal and state laws against discrimination, harassment, and retaliation, as well as the laws and regulations set forth in the "Equal Employment Opportunity is the Law" poster.

Confirm your E-mail: Send Email